; *************************************************************************** ; copyright : (C) 2025 by Martin Preuss ; email : martin@libchipcard.de ; ; *************************************************************************** ; * This file is part of the project "AqHome". * ; * Please see toplevel file COPYING of that project for license details. * ; *************************************************************************** .cseg ; --------------------------------------------------------------------------- ; @routine UART_HW_Uart1_StartRx @global ; ; @clobbers none UART_HW_Uart1_StartRx: lds r16, UCSR1B sbr r16, (1< HWERR rjmp UART_HW_Uart1_RxCharIsr_setStatusAndEnd UART_HW_Uart1_RxCharIsr_recv: lds r16, UCSR1A sbrs r16, RXC1 rjmp UART_HW_Uart1_RxCharIsr_end ; no data lds r16, UDR1 rcall UART_HW_InterfaceWriteToReadBuffer ; (R17, R18, X) brcs UART_HW_Uart1_RxCharIsr_end ldd r16, Y+UART_HW_IFACE_OFFS_STATUS ; set overrun error ori r16, UART_HW_STATUS_OVERRUN ; -> OVERRUN UART_HW_Uart1_RxCharIsr_setStatusAndEnd: std Y+UART_HW_IFACE_OFFS_STATUS, r16 UART_HW_Uart1_RxCharIsr_end: ret ; @end ; --------------------------------------------------------------------------- ; @routine UART_HW_Uart1_TxCharIsr @global ; ; @param Y pointer to interface data in SRAM (see @ref UART_HW_IFACE_OFFS_MODE) ; @clobbers R16, (R17, R18, X) UART_HW_Uart1_TxCharIsr: lds r16, UCSR1A sbrs r16,UDRE1 rjmp UART_HW_Uart1_TxCharIsr_end ; not ready rcall UART_HW_InterfaceReadFromWriteBuffer ; (R17, R18, X) brcs UART_HW_Uart1_TxCharIsr_send ; no data in buffer ldd r16, Y+UART_HW_IFACE_OFFS_STATUS ; set underrun error ori r16, UART_HW_STATUS_UNDERRUN std Y+UART_HW_IFACE_OFFS_STATUS, r16 rjmp UART_HW_Uart1_TxCharIsr_end UART_HW_Uart1_TxCharIsr_send: sts UDR1, r16 UART_HW_Uart1_TxCharIsr_end: ret ; @end